تعداد نشریات | 418 |
تعداد شمارهها | 10,005 |
تعداد مقالات | 83,621 |
تعداد مشاهده مقاله | 78,331,587 |
تعداد دریافت فایل اصل مقاله | 55,377,824 |
Very High Throughput Implementation of Advanced Encryption Standard (AES) Algorithm on FPGA | ||
Signal Processing and Renewable Energy | ||
مقاله 1، دوره 1، شماره 4، اسفند 2017، صفحه 1-8 اصل مقاله (550.66 K) | ||
نویسندگان | ||
Mahdi Rahmanpour* 1؛ Amir Amirabadi Zavare2 | ||
1Faculty of Electrical Engineering Islamic Azad University, South Tehran Branch Tehran, Iran | ||
2Faculty of Electrical Engineering Islamic Azad University, South Tehran Branch Tehran, Iran | ||
چکیده | ||
An Advanced Encryption Standard (AES) algorithm is one of the most popular and most commonly used encryption algorithms. This algorithm can be implemented on microcontroller chips and FPGAs with various specifications. Also, the goals of implementing this algorithm are varied according to the application and requirements. In this paper, a project has been given that output very high data transfer rate equal 192 Gbps on the FPGA of the Virtex-7 (XC7VX330T-3FFG1157) from Xilinx. The extracted results of the implementation of the algorithm in the ISE 14.7 software show the maximum achievable clock frequency 500 MHz, with the parallel implementation of than three AES algorithms cores on a chip, higher speeds are also available. | ||
کلیدواژهها | ||
Encryption؛ AES algorithm؛ High-Speed AES؛ Rijndael | ||
آمار تعداد مشاهده مقاله: 313 تعداد دریافت فایل اصل مقاله: 218 |