

Journal of Advances in Computer Research Quarterly pISSN: 2345-606x eISSN: 2345-6078 Sari Branch, Islamic Azad University, Sari, I.R.Iran (Vol. 10, No. 2, May 2019), Pages: 53-59 www.jacr.jausari.ac.ir



# High-Speed Penternary Inverter Gate Using GNRFET

Mahdieh Nayeri<sup>1</sup>, Peiman Keshavarzian<sup>⊠1</sup>, Maryam Nayeri<sup>2</sup>

Department of Computer Engineering, Kerman Branch, Islamic Azad University, Kerman, Iran
 Department of Electrical Engineering, Yazd Branch, Islamic Azad University, Yazd, Iran
 m.nayeri@iauk.ac.ir; keshavarzian@iauk.ac.ir; nayeri@iauyazd.ac.ir

Manuscript ID: JACR- 1901-1659

Received: 2019/01/24; Accepted: 2019/03/23

#### Abstract

This paper introduces a new design of penternary inverter gate based on graphene nanoribbon field effect transistor (GNRFET). The penternary logic is one of Multiple-valued logic (MVL) circuits which are the best substitute for binary logic because of its low power-delay product (PDP) resulting from reduced complexity of interconnects and chip area. GNRFET is preferred over Si-MOSFET for circuit design due to its fantastic thermal, mechanical and electrical properties. For this circuit design, the voltage divisions obtained with resistors. All the circuits are simulated and compared by HSPICE, 15nm GNR Technology with the supply voltage of 0.8V. Simulation results demonstrate that the PDP is about 1e-18. Therefore, MVL design based on GNRFET leads to minimum PDP than other devices such as CNTFET. Furthermore, the transient wave is absolutely accurate. The variation of the figure of merits (FOM) such as power consumption, propagation delay, and PDP is investigated as a function of a number of the ribbon in GNRFET structure.

Keywords: GNRFET, Penternary Logic, Power-Delay Product, Inverter

### 1. Introduction

MVL circuit design is noteworthy for circuit designer due to advantages over binary logic. Since each wire can transmit more data than binary logic, the number of interconnections to execute functions is reduced and the complexity of the chip is decreased [1]. Hence, the MVL circuit design provides low power dissipation. Multiple-Valued logic circuits are designed in current-mode and voltage-mode [2-4]. The transistors with a different threshold voltage are required for designing the MVL voltage-mode circuit. In GNRFET circuit designs, by changing width will be the different threshold voltage.

Graphene is the first synthetic two-dimensional (2D) atomic crystal. Graphene is an ideal material for the MVL design because the conductivity of graphene is linearly proportional to the gate bias [5]. Graphene is a 2D zero band gap semimetal. Therefore, its band gap must be opened up before it can replace CNTFET and be used in electronics. One way is to convert graphene to nanoribbon shape. The edge of graphene can be classified as either armchair or zigzag. The zigzag edge GNRs show metal properties, whereas the armchair edge GNRs can be of either metal or semiconductor [6].

In the previous works, there are many techniques which are demonstrated for implementing MVL circuits, based on CNTFETs [2, 7-13]. Ternary logic designs with

High-Speed Penternary Inverter Gate ...

resistors have been proposed in [2]. Lin *et al* design the ternary logic circuit with transistor [7]. Fakhari *et al* design the quaternary logic circuit with pass transistor logic [8]. The universal method presented in [9] for design MVL circuit based on CNTFET. Three input ternary logic circuit and two input quaternary and penternary are simulated in [10]. Robust Carbon Nanotube Field Effect Transistor-Based Penternary Logic Circuits is considered in [11]. They have applied a buffer to design with four different CNT diameters. In the rest of the paper, the structure of Graphene nanoribbon field effect transistor is described in section II. In Section III, the proposed work is introduced and described. Afterward, the performance analysis results are presented before the conclusion section.

# 2. Graphene Nanoribbon Field Effect Transistor

Graphene is two-dimensional (2D) atomic crystal. Lately, some graphene transistor structures have been investigated such as back-gated graphene transistors, dual-gate graphene transistors, and graphene nanoribbon FETs [14-16]. The electronic and physical characteristic of graphene nanoribbons (GNRs) can be managed by changing their width and edge structure. Recent experimental results have illustrated the bottom-up chemical synthesis of ultra-narrow GNRs with uniform width and edges. This GNRs with high structural and electronic that is required for the integration of GNR field-effect transistors (FETs) into ultra-large-scale digital circuits [17].

The armchair edge GNRs (AGNRs) of the type N = 3P+1 and N=3P are semiconductor while AGNR of type N=3P+2 is metallic where P is a positive integer [18]. This type of GNR is used for digital circuit design. The width of a GNR is defined as follows [19]:

$$W_{ch} = (N+1)\sqrt{3} \times \frac{dcc}{2}$$
(1)

Where N shows the number of dimmer lines and dcc= 0.144 nm is the carbon-carbon bond length. The channel of our devices is composed of four parallels nanoribbon is shown in Fig1.



Figure 1. The structure of the four-ribbons GNRFET.

# 3. Proposed Design

In MVL systems permit more than two logic levels. Ternary logic includes 0,  $1/2V_{DD}$ ,  $V_{DD}$  voltage levels. The quaternary logic level contains 0, 1/3  $V_{DD}$ , 2/3  $V_{DD}$ ,  $V_{DD}$  voltage levels. Penternary logic level can be demonstrated with '0', '1', '2', '3' and '4'

symbols, which are equivalent to 0,  $1/4 V_{DD}$ ,  $2/4 V_{DD}$ ,  $3/4 V_{DD}$ ,  $V_{DD}$ . The truth table of penternary inverter is given in Table 1.

| Input               | Out put             |
|---------------------|---------------------|
| 0                   | V <sub>DD</sub>     |
| 1/4 V <sub>DD</sub> | 3/4 V <sub>DD</sub> |
| 1/2 V <sub>DD</sub> | 1/2 V <sub>DD</sub> |
| 3/4 V <sub>DD</sub> | 1/4 V <sub>DD</sub> |
| V <sub>DD</sub>     | 0                   |

 Table 1. Truth table of penternary inverter

To achieve the precise voltage logic level is applied the resistors. The threshold voltage of GNRFET changes with its width. The parameters of the GNRFET model [20], their values, and brief descriptions are given in Table 2.

|                     | 14)        | sie 2. The important fist feel parameters of the Grift E1                 |               |
|---------------------|------------|---------------------------------------------------------------------------|---------------|
| Device<br>parameter |            | Description                                                               | Default value |
|                     | L          | Physical channel length                                                   | 15nm          |
|                     | Tox        | The thickness of top gate dielectric material (planer gate)               | 0.95nm        |
|                     | 2Wsp       | The spacing between the edges of two adjacent GNRs within the same device | e 2 nm        |
|                     | NRib       | The number of GNRs in the device                                          | 4             |
|                     | Р          | The edge roughness percentage of the device                               | 0             |
|                     | Dop        | Source and drain reservoirs doping fraction                               | 0.001         |
|                     | Tox2       | Oxide thickness between channel and substrate/bottom gate                 | 20nm          |
| (                   | Gates tied | Whether Gate or sub hold the same voltage                                 | 0             |

Table 2. The important HSPICE parameters of the GNRFET

The first proposed penternary inverter design based on GNRFET is shown in Fig 2a. The transient responses of the proposed design are demonstrated in Fig 2b. The widths of T1, T2, T3, T4, and T5 are 0.99 nm, 1.2 nm, 1.9, 2.3 nm, 2.3 nm respectively. The width of GNRFET has Inverse relationship with the threshold voltage.

The power supply voltage is 0.8V. When the input is 0V, all n-type are off and p-type is on. Hence, the  $V_{out}$  is  $V_{DD}$ . By increasing the input to 1/4  $V_{DD}$ , T2 and T5 get on and the output is as follow:

$$V_{out} = \frac{10k\Omega}{(10+30)k\Omega} V_{DD} = \frac{1}{4} V_{DD}$$
(1)

When the input reaches to 1/2 V<sub>DD</sub>, 13 and 15 are on and the V<sub>out</sub> obtained as follow:  

$$V_{out} = \frac{(10+20)k\Omega}{(10+20+30)k\Omega} V_{DD} = \frac{1}{2} V_{DD}$$
(2)

When the input accrues to 3/4 V<sub>DD</sub>, T4 and T5 are on and the output voltage is:  $V_{out} = \frac{(10+20+60)k\Omega}{(10+20+60+30)k\Omega} V_{DD} = \frac{3}{4} V_{DD}$ (3)

Finally, when the input is  $V_{DD}$ , only T1 is on and the output is 0V.



a)



b) Figure2. a) Proposed penternary inverter design based on GNRFET. b) Transient response of penternary inverter.

Simulation results of the figure of merit are given in Table III. Results show that digital circuit design based on GNRFET has significantly less PDP than CNTFET.

| Table 5. Simulation results of the penternary inverter |              |               |              |                       |  |  |  |
|--------------------------------------------------------|--------------|---------------|--------------|-----------------------|--|--|--|
| Design                                                 | Power (e-6w) | Delay (e-12s) | PDP ( e-18J) | Number of transistors |  |  |  |
| proposed design                                        | 3.77         | 0.333         | 1.255        | 5                     |  |  |  |
| Ref [21]                                               | 3.92         | 22.688        | 88.99        | 5                     |  |  |  |
| Ref [11]                                               | 3.41         | 7.85          | 267.685      | 14                    |  |  |  |
| Ref [10]                                               | 1.9560       | 65.126        | 127.3864     | 12                    |  |  |  |

| Table 3  | Simulation   | results of the | nenternarv | inverte |
|----------|--------------|----------------|------------|---------|
| Taine J. | <b>NUUUU</b> | resums or me   | пешегнату  | Inverie |

### 4. Performance Analysis

For the evaluation of proposed design, we investigated the power, delay and product delay- power as the figure of merit with the different number of ribbon. As depicted in Fig 3, power increases by increasing the nribbon.



Figure3. Power as function of nribbon

Furthermore, by increasing the number of ribbon in GNRFET structure, delay increase.

Fig4 illustrates the variation of delay versus of nribbon.



### Figure4. Delay as function of nribbon

Fig5 shows the variation of PDP as the function of nribbons. PDP increases by increasing the number of ribbons.



Figure 5. PDP as function of n ribbon

# 5. Conclusion

GNRFET with the superior electronic properties is a good candidate for nextgeneration of the integrated circuit. GNRFET has the thinnest channel with 15-nm. MVL circuit has less area and computation step than binary. In this paper, we proposed the inverter penternary gate based on GNRFETs for the first time. Results show that the proposed work is ultra-high-speed. Furthermore, the PDP of GNRFET is less than CNTFET in the literature. Hence, GNRFET can be used for the digital circuit design.

# References

- [1] Karimghasemi-rabori, M., Keshavarzian, P. (2017). 'Design and Implementation of MOSFET Circuits and CNTFET, Ternary Multiplier in the Field of Galois', *Journal of Advances in Computer Research*, 8(1), pp. 129-142.
- [2] Raychowdhury, A. and Roy, K., 2005. Carbon-nanotube-based voltage-mode multiple-valued logic design. IEEE Transactions on Nanotechnology, 4(2), pp.168-179.
- [3] Keshavarzian, P. and Sarikhani, R., 2014. A novel CNTFET-based ternary full adder. Circuits, Systems, and Signal Processing, 33(3), pp.665-679.
- [4] Tarun, K. and Hashmi, M.S., 2017, November. Multiple valued current mode logic circuits. In Multimedia, Signal Processing and Communication Technologies (IMPACT), 2017 International Conference on (pp. 65-69). IEEE.
- [5] Kim, Y.J., Kim, S.Y., Noh, J., Shim, C.H., Jung, U., Lee, S.K., Chang, K.E., Cho, C. and Lee, B.H., 2016. Demonstration of complementary ternary graphene field-effect transistors. Scientific reports, 6, p.39353.
- [6] Llinas, J.P., Fairbrother, A., Barin, G.B., Shi, W., Lee, K., Wu, S., Choi, B.Y., Braganza, R., Lear, J., Kau, N. and Choi, W., 2017. Short-channel field-effect transistors with 9-atom and 13atom wide graphene nanoribbons. Nature communications, 8(1), p.633.
- [7] Lin, S., Kim, Y.B. and Lombardi, F., 2011. CNTFET-based design of ternary logic gates and arithmetic circuits. IEEE transactions on nanotechnology, 10(2), pp.217-225.

- [8] Fakhari, S., Bastani, N.H. and Moaiyeri, M.H., 2018. A low-power and area-efficient quaternary adder based on CNTFET switching logic. Analog Integrated Circuits and Signal Processing, pp.1-12.
- [9] Keshavarzian, P., 2013. Novel and general carbon nanotube FET-based circuit designs to implement all of the 39 ternary functions without mathematical operations. Microelectronics Journal, 44(9), pp.794-801.
- [10] Moaiyeri, M.H., Mirzaee, R.F., Doostaregan, A., Navi, K. and Hashemipour, O., 2013. A universal method for designing low-power carbon nanotube FET-based multiple-valued logic circuits. IET Computers & Digital Techniques, 7(4), pp.167-181.
- [11] Moaiyeri, M.H. and Navi, K., 2014. Robust carbon nanotube field effect transistor-based penternary logic circuits. Journal of Computational and Theoretical Nanoscience, 11(9), pp.2055-2062.
- [12] M. Mohammadi, Y. Safaei Mehrabani, "A Low-Power and Low-Energy 1-Bit Full Adder Cell Using 32nm CNFET Technology Node," Journal of Advances in Computer Research (JACR), vol. 7, no. 2, pp. 115-125, 2016.
- [13] Y. Safaei Mehrabani, Z. Zareei, A. Khademzadeh, "A high-speed and high-performance full adder cell based on 32-nm CNFET technology for low voltages," International Journal of High Performance Systems Architecture, vol. 4, no. 4, pp. 196-203, 2013
- [14] Gholipour, M. and Masoumi, N., 2014. Graphene nanoribbon crossbar power and dense circuit implementations. Microelectronics Journal, 45(11), pp.1533-1541.
- [15] Meric, I., Han, M.Y., Young, A.F., Ozyilmaz, B., Kim, P. and Shepard, K.L., 2008. Current saturation in zero-bandgap, top-gated graphene field-effect transistors. Nature nanotechnology, 3(11), p.654.
- [16] Naderi, A., 2015. Theoretical analysis of a novel dual gate metal–graphene nanoribbon field effect transistor. Materials Science in Semiconductor Processing, 31, pp.223-228.
- [17] Llinas, J.P., Fairbrother, A., Barin, G.B., Shi, W., Lee, K., Wu, S., Choi, B.Y., Braganza, R., Lear, J., Kau, N. and Choi, W., 2017. Short-channel field-effect transistors with 9-atom and 13atom wide graphene nanoribbons. Nature communications, 8(1), p.633.
- [18] Marmolejo-Tejada, J.M. and Velasco-Medina, J., 2016. Review on graphene nanoribbon devices for logic applications. Microelectronics Journal, 48, pp.18-38.
- [19] Chen, Y.Y., Sangai, A., Rogachev, A., Gholipour, M., Iannaccone, G., Fiori, G. and Chen, D., 2015. A SPICE-compatible model of MOS-type graphene nano-ribbon field-effect transistors enabling gate-and circuit-level delay and power analysis under process variation. IEEE Transactions on Nanotechnology, 14(6), pp.1068-1082.
- [20] Illinois University GNRFET model website. Illinois University, Available: http://dchen.ece.illinois.edu/tools.html
- [21] Nayeri, M., keshavarzian, P., Nayeri, M. (2018). 'A Novel Design of Penternary Inverter Gate Based on Carbon Nano Tube', *Journal of Optoelectronical Nanostructures*, 3(1), pp. 15-26.